# Low-Power, 16-Bit, 500kSPS, 4-/8-Channel Unipolar Input ANALOG-TO-DIGITAL CONVERTERS with Serial Interface 

Check for Samples: ADS8331, ADS8332

## FEATURES

- Low-Power, Flexible Supply Range:
- 2.7V to 5.5V Analog Supply
- 8.7 mW (250kSPS in Auto-Nap Mode, $\mathrm{VA}=2.7 \mathrm{~V}, \mathrm{VBD}=1.65 \mathrm{~V}$ )
- 14.2 mW ( $500 \mathrm{kSPS}, \mathrm{VA}=2.7 \mathrm{~V}, \mathrm{VBD}=1.65 \mathrm{~V}$ )
- Up to 500kSPS Sampling Rate
- Excellent DC Performance:
- $\pm 1.2$ LSB Typ, $\pm 2$ LSB Max INL at 2.7 V
- $\pm 0.6$ LSB Typ, -1.0/1.5 LSB Max DNL at 2.7V
- 16-Bit NMC Over Temperature
- Excellent AC Performance at $5 \mathrm{~V}, \mathrm{f}_{\mathrm{IN}}=1 \mathrm{kHz}$ :
- 91.5dB SNR, 101dB SFDR, -100dB THD
- Flexible Analog Input Arrangement:
- On-Chip 4-/8-Channel Mux with Breakout
- Auto/Manual Channel Select and Trigger
- Other Hardware Features:
- On-Chip Conversion Clock (CCLK)
- Software/Hardware Reset
- Programmable Status/Polarity EOC/INT
- Daisy-Chain Mode
- Global $\overline{\text { CONVST }}$ (Independent of $\overline{\mathbf{C S} \text { ) }}$
- Deep, Nap, and Auto-Nap Powerdown Modes
- SPI ${ }^{\text {TM } / D S P ~ C o m p a t i b l e ~ S e r i a l ~ I n t e r f a c e ~}$
- Separate I/O Supply: 1.65 V to VA
- SCLK up to 40 MHz (VA $=\mathrm{VBD}=5 \mathrm{~V}$ )
- 24-Pin $4 \times 4$ QFN and 24-Pin TSSOP ${ }^{(1)}$ Packages


## APPLICATIONS

- Communications
- Transducer Interfaces
- Medical Instruments
- Magnetometers
- Industrial Process Control
- Data Acquisition Systems
- Automatic Test Equipment


## DESCRIPTION

The ADS8331 is a low-power, 16-bit, 500k samples-per-second (SPS) analog-to-digital converter (ADC) with a unipolar, 4-to-1 multiplexer (mux) input. The device includes a 16 -bit capacitor-based successive approximation register (SAR) ADC with inherent sample and hold.
The ADS8332 is based on the same core and includes a unipolar 8-to-1 input mux. Both devices offer a high-speed, wide-voltage serial interface and are capable of daisy-chain operation when multiple converters are used.
These converters are available in 24 -pin, $4 \times 4$ QFN and 24 -pin TSSOP ${ }^{(1)}$ packages and are fully specified for operation over the industrial $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.

Low-Power, High-Speed, SAR Converter Family

| RESOLUTION/TYPE | CHANNELS | 500kSPS | 1MHz |
| :--- | :---: | :---: | :---: |
| 16-Bit Pseudo-Diff | 1 | ADS8327 | ADS8329 |
|  | 2 | ADS8328 | ADS8330 |
|  | 4 | ADS8331 | - |
|  | 8 | ADS8332 | - |
| 14-Bit Pseudo-Diff | 1 | - | ADS7279 |
|  | 2 | - | ADS7280 |
|  | 4 | ADS8301 | - |
|  | 8 | ADS8302 | - |
| 12-Bit Pseudo-Diff | 1 | - | ADS7229 |
|  | 2 | - | ADS7230 |

Functional Block Diagram


[^0][^1]These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

| PRODUCT | MAXIMUM INTEGRAL LINEARITY (LSB) | MAXIMUM DIFFERENTIAL LINEARITY (LSB) | PACKAGE-LEAD | PACKAGE DESIGNATOR | SPECIFIED TEMPERATURE RANGE | ORDERING INFORMATION | TRANSPORT MEDIA, QUANTITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS8331I | $\pm 3$ | -1/+2 | TSSOP-24 ${ }^{(2)}$ | PW | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | ADS8331IPWT | Tube, 90 |
|  |  |  |  |  |  | ADS8331IPWR | Tape and reel, 2000 |
|  |  |  | 4X4 QFN-24 | RGE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | ADS8331IRGET | Small tape and reel, 250 |
|  |  |  |  |  |  | ADS8331IRGER | Tape and reel, 3000 |
| ADS8331IB | $\pm 2$ | -1/+1.5 | TSSOP-24 ${ }^{(2)}$ | PW | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | ADS8331IBPWT | Tube 90 |
|  |  |  |  |  |  | ADS8331IBPWR | Tape and reel, 2000 |
|  |  |  | 4X4 QFN-24 | RGE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | ADS8331IBRGET | Small tape and reel, 250 |
|  |  |  |  |  |  | ADS8331IBRGER | Tape and reel, 3000 |
| ADS83321 | $\pm 3$ | -1/+2 | TSSOP-24 ${ }^{(2)}$ | PW | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | ADS8332IPWT | Tube, 90 |
|  |  |  |  |  |  | ADS8332IPWR | Tape and reel, 2000 |
|  |  |  | 4X4 QFN-24 | RGE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | ADS8332IRGET | Small tape and reel, 250 |
|  |  |  |  |  |  | ADS8332IRGER | Tape and reel, 3000 |
| ADS8332IB | $\pm 2$ | -1/+1.5 | TSSOP-24 ${ }^{(2)}$ | PW | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | ADS8332IBPWT | Tube, 90 |
|  |  |  |  |  |  | ADS8332IBPWR | Tape and reel, 2000 |
|  |  |  | 4X4 QFN-24 | RGE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | ADS8332IBRGET | Small tape and reel, 250 |
|  |  |  |  |  |  | ADS8332IBRGER | Tape and reel, 3000 |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.
(2) TSSOP (PW) package available Q1, 2010.

## ABSOLUTE MAXIMUM RATINGS

Over operating free-air temperature range, unless otherwise noted. ${ }^{(1)}$

|  |  | ADS8331, ADS8332 | UNIT |
| :---: | :---: | :---: | :---: |
| Voltage | IN ${ }_{\text {x }}$, MUXOUT, ADCIN, REF+ to AGND | -0.3 to VA +0.3 | V |
|  | COM, REF- to AGND | -0.3 to 0.3 | V |
| Voltage range | VA to AGND | -0.3 to 7 | V |
|  | VBD to BDGND | -0.3 to 7 | V |
|  | AGND to BDGND | -0.3 to 0.3 | V |
| Digital input voltage to BDGND |  | -0.3 to VBD +0.3 | V |
| Digital output voltage to BDGND |  | -0.3 to VBD +0.3 | V |
| Operating free-air temperature range, ( $\mathrm{T}_{\mathrm{A}}$ ) |  | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range, ( $\mathrm{T}_{\text {STG }}$ ) |  | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Junction temperature ( $\mathrm{T}_{\mathrm{J}} \mathrm{Max}$ ) |  | +150 | ${ }^{\circ} \mathrm{C}$ |
| 4x4 QFN-24 <br> Package | Power dissipation | $\left(\mathrm{T}_{\mathrm{J}} \mathrm{Max}-\mathrm{T}_{\mathrm{A}}\right) / \theta_{\mathrm{JA}}$ | W |
|  | $\theta_{\mathrm{JA}}$ thermal impedance | 47 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\begin{aligned} & \text { TSSOP-24 } \\ & \text { Package } \end{aligned}$ | Power dissipation | $\left(\mathrm{T}_{J} \mathrm{Max}-\mathrm{T}_{\mathrm{A}}\right.$ ) $/ \theta_{\text {JA }}$ | W |
|  | $\theta_{\mathrm{JA}}$ thermal impedance | 47 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS: VA = 2.7V

At $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{VA}=2.7 \mathrm{~V}, \mathrm{VBD}=1.65 \mathrm{~V}$ to $2.7 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}$, and $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$, unless otherwise noted.

| PARAMETER | TEST CONDITIONS | ADS83311, ADS83321 |  |  | ADS8331IB, ADS8332IB |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ANALOG INPUT |  |  |  |  |  |  |  |  |
| Full-scale input voltage ${ }^{(1)}$ | IN ${ }_{\text {- }}$ COM, ADCIN - COM | 0 |  | $\mathrm{V}_{\text {REF }}$ | 0 |  | $\mathrm{V}_{\text {REF }}$ | V |
| Absolute input voltage | $\mathrm{IN}_{\mathrm{X}}$, ADCIN | AGND - 0.2 |  | $\mathrm{VA}+0.2$ | AGND - 0.2 |  | $\mathrm{VA}+0.2$ | V |
|  | COM | AGND - 0.2 |  | AGND + 0.2 | AGND - 0.2 |  | AGND + 0.2 | V |
| Input capacitance | ADCIN |  | 40 | 45 |  | 40 | 45 | pF |
| Input leakage current | Unselected ADC input | -1 |  | 1 | -1 |  | 1 | nA |

## SYSTEM PERFORMANCE



## SAMPLING DYNAMICS

| $\mathrm{t}_{\text {conv }}$ | Conversion time |  | 18 | 18 | CCLK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {SAMPLE1 }}$ | Acquisition time | Manual-Trigger mode | 3 | 3 | CCLK |
| $\mathrm{t}_{\text {SAMPLE2 }}$ |  | Auto-Trigger mode | 3 | 3 | CCLK |
|  | Throughput rate |  |  |  | kSPS |
|  | Aperture delay |  | 15 | 15 | ns |
|  | Aperture jitter |  | 10 | 10 | ps |
|  | Step response |  | 100 | 100 | ns |
|  | Overvoltage recovery |  | 100 | 100 | ns |

## DYNAMIC CHARACTERISTICS

| THD | Total harmonic distortion ${ }^{(4)}$ | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}_{\text {PP }}$ at 1 kHz | -101 | -101 | dB |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}_{\mathrm{PP}}$ at 10 kHz | -95 | -95 | dB |
| SNR | Signal-to-noise ratio | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}_{\mathrm{PP}}$ at 1 kHz | 88 | 89 | dB |
|  |  | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}_{\mathrm{PP}}$ at 10 kHz | 86.5 | 87.5 | dB |
| SINAD | Signal-to-noise + distortion | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}_{\mathrm{PP}}$ at 1 kHz | 87.5 | 88.5 | dB |
|  |  | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}_{\mathrm{PP}}$ at 10 kHz | 86 | 87 | dB |
| SFDR | Spurious-free dynamic range | $\mathrm{V}_{1 \mathrm{I}}=2.5 \mathrm{~V}_{\mathrm{PP}}$ at 1 kHz | 103 | 103 | dB |
|  |  | $\mathrm{V}_{\mathrm{IN}}=2.5 \mathrm{~V}_{\mathrm{PP}}$ at 10 kHz | 98 | 98 | dB |
|  | Crosstalk | $\mathrm{V}_{\mathrm{IN}}=2.5 \mathrm{~V}_{\mathrm{PP}}$ at 1 kHz | 125 | 125 | dB |
|  |  | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}_{\mathrm{PP}}$ at 100 kHz | 108 | 108 | dB |
|  | -3dB small-signal bandwidth | IN $\mathrm{N}_{\mathrm{X}}$ - COM with MUXOUT tied to ADCIN | 17 | 17 | MHz |
|  |  | ADCIN - COM | 30 | 30 | MHz |

(1) Ideal input span; does not include gain or offset error.
(2) LSB means least significant bit.
(3) Measured relative to an ideal full-scale input ( $\mathrm{N}_{\mathrm{X}}-\mathrm{COM}$ ) of 2.5 V when $\mathrm{VA}=2.7 \mathrm{~V}$.
(4) Calculated on the first nine harmonics of the input frequency.

## ELECTRICAL CHARACTERISTICS: VA = 2.7V (continued)

At $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{VA}=2.7 \mathrm{~V}, \mathrm{VBD}=1.65 \mathrm{~V}$ to $2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=2.5 \mathrm{~V}$, and $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$, unless otherwise noted.

| PARAMETER |  |  | TEST CONDITIONS | ADS83311, ADS83321 |  |  | ADS8331IB, ADS8332IB |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| CLOCK |  |  |  |  |  |  |  |  |  |  |
| Internal conversion clock frequency |  |  |  |  | 10.5 | 11 | 12.2 | 10.5 | 11 | 12.2 | MHz |
| SCLK external serial clock |  |  | Used as I/O clock only |  |  | 25 |  |  | 25 | MHz |
|  |  |  | Used as both I/O clock and conversion clock | 1 |  | 21 | 1 |  | 21 | MHz |
| EXTERNAL VOLTAGE REFERENCE INPUT |  |  |  |  |  |  |  |  |  |  |
| $V_{\text {REF }}$ | Input reference range ${ }^{(5)}$ | (REF+) - (REF-) |  | 1.2 |  | 2.525 | 1.2 |  | 2.525 | V |
|  |  | (REF-) - AGND |  | -0.1 |  | 0.1 | -0.1 |  | 0.1 | V |
| Resistance ${ }^{(6)}$ |  |  | Reference input |  | 20 |  |  | 20 |  | k $\Omega$ |
| DIGITAL INPUT/OUTPUT |  |  |  |  |  |  |  |  |  |  |
| Logic family |  |  |  | CMOS |  |  | CMOS |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage |  | $\mathrm{VA} \geq \mathrm{VBD} \geq 1.65 \mathrm{~V}$ | $\begin{aligned} & 0.65 \times \\ & \text { (VBD) } \end{aligned}$ |  | VBD +0.3 | $\begin{aligned} & 0.65 \times \\ & \text { (VBD) } \end{aligned}$ |  | $V B D+0.3$ | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  | $\mathrm{VA} \geq \mathrm{VBD} \geq 1.65 \mathrm{~V}$ | -0.3 |  | $\begin{aligned} & 0.25 \times \\ & \text { (VBD) } \end{aligned}$ | -0.3 |  | $\begin{aligned} & 0.25 \times \\ & \text { (VBD) } \end{aligned}$ | V |
| $1 /$ | Input current |  | $\mathrm{V}_{\mathrm{IN}}=\mathrm{VBD}$ or DGND | -50 |  | 50 | -50 |  | 50 | nA |
| $\mathrm{C}_{1}$ | Input capacitance |  |  |  | 5 |  |  | 5 |  | pF |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\begin{aligned} & \mathrm{VA} \geq \mathrm{VBD} \geq 1.65 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{O}}=100 \mu \mathrm{~A} \end{aligned}$ | VBD - 0.6 |  | VBD | VBD - 0.6 |  | VBD | V |
| $\mathrm{V}_{\text {OL }}$ | Low-level output voltage |  | $\begin{aligned} & \mathrm{VA} \geq \mathrm{VBD} \geq 1.65 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{O}}=-100 \mu \mathrm{~A} \end{aligned}$ | 0 |  | 0.4 | 0 |  | 0.4 | V |
| $\mathrm{C}_{0}$ | SDO pin capacitance |  | $\mathrm{Hi}-\mathrm{Z}$ state |  | 5 |  |  | 5 |  | pF |
| $\mathrm{C}_{\mathrm{L}}$ | Load capacitance |  |  |  |  | 30 |  |  | 30 | pF |
| Data format |  |  |  | Straight binary |  |  | Straight binary |  |  |  |
| POWER-SUPPLY REQUIREMENTS |  |  |  |  |  |  |  |  |  |  |
| VA | Analog supply voltage ${ }^{(5)}$ |  |  | 2.7 |  | 3.6 | 2.7 |  | 3.6 | V |
| VBD | Digital I/O supply voltage |  |  | 1.65 |  | $\mathrm{VA}+0.2$ | 1.65 |  | $\mathrm{VA}+0.2$ | V |
| IA | Analog supply current |  | $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$ |  | 5.2 | 6.5 |  | 5.2 | 6.5 | mA |
|  |  |  | $\mathrm{f}_{\text {SAMPLE }}=250 \mathrm{kSPS}$ in Auto-Nap mode |  | 3.2 |  |  | 3.2 |  | mA |
|  |  |  | Nap mode, SCLK = VBD or DGND |  | 325 | 400 |  | 325 | 400 | $\mu \mathrm{A}$ |
|  |  |  | Deep PD mode, SCLK = VBD or DGND |  | 50 | 250 |  | 50 | 250 | nA |
| IBD | Digital I/O supply current |  | $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$ |  | 0.1 | 0.4 |  | 0.1 | 0.4 | mA |
|  |  |  | $\mathrm{f}_{\text {SAMPLE }}=250 \mathrm{kSPS}$ in Auto-Nap mode | 0.05 |  |  | 0.05 |  |  | mA |
|  | Power dissipation |  | $\begin{aligned} & \mathrm{VA}=2.7 \mathrm{~V}, \mathrm{VBD}=1.65 \mathrm{~V}, \\ & \mathrm{f}_{\mathrm{SAMPLE}}=500 \mathrm{kSPS} \end{aligned}$ |  | 14.2 | 18.2 |  | 14.2 | 18.2 | mW |
|  |  |  | $\begin{aligned} & \mathrm{VA}=2.7 \mathrm{~V}, \mathrm{VBD}=1.65 \mathrm{~V}, \\ & \mathrm{f}_{\mathrm{SAMPLE}}=250 \mathrm{kSPS} \text { in } \\ & \text { Auto-Nap mode } \end{aligned}$ | 8.72 |  |  | 8.72 |  |  | mW |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature |  |  | -40 |  | +85 | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

(5) The ADS8331/32 operates with VA between 2.7 V and 5.5 V , and $\mathrm{V}_{\text {REF }}$ between 1.2 V and VA . However, the device may not meet the specifications listed in the Electrical Characteristics when VA is between 3.6 V and 4.5 V .
(6) Can vary $\pm 30 \%$.

## ELECTRICAL CHARACTERISTICS: VA = 5V

At $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{VA}=5 \mathrm{~V}$, VBD $=1.65 \mathrm{~V}$ to $5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=4.096 \mathrm{~V}$, and $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$, unless otherwise noted.

| PARAMETER | TEST CONDITIONS | ADS83311, ADS8332I |  | ADS8331IB, ADS8332IB |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP MAX | MIN | TYP MAX |  |
| ANALOG INPUT |  |  |  |  |  |  |
| Full-scale input voltage ${ }^{(1)}$ | IN ${ }_{\text {- }}$ COM, ADCIN - COM | 0 | $\mathrm{V}_{\text {REF }}$ | 0 | $\mathrm{V}_{\text {REF }}$ | V |
| Absolute input voltage | $\mathrm{IN}_{\mathrm{X}}$, ADCIN | AGND - 0.2 | $\mathrm{VA}+0.2$ | AGND - 0.2 | $\mathrm{VA}+0.2$ | V |
|  | COM | AGND - 0.2 | AGND + 0.2 | AGND - 0.2 | AGND + 0.2 | V |
| Input capacitance | ADCIN |  | $40 \quad 45$ |  | $40 \quad 45$ | pF |
| Input leakage current | Unselected ADC input | -1 | 1 | -1 | 1 | nA |

## SYSTEM PERFORMANCE

|  | Resolution |  | 16 |  | 16 |  |  | Bits |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | No missing codes |  | 16 |  | 16 |  |  | Bits |
| INL | Integral linearity |  | -3 $\pm 2$ | 3 | -2 | $\pm 1$ | 2 | $\mathrm{LSB}^{(2)}$ |
| DNL | Differential linearity |  | -1 $\pm 1$ | 2 | -1 | $\pm 0.5$ | 1.5 | $\mathrm{LSB}^{(2)}$ |
| E | Offset error ${ }^{(3)}$ |  | -1 $\pm 0.23$ | 1 | -1 | $\pm 0.23$ | 1 | mV |
|  | Offset error drift |  | $\pm 1$ |  | $\pm 1$ |  |  | PPM $/{ }^{\circ} \mathrm{C}$ |
|  | Offset error matching |  | -0.125 | 0.125 | -0.125 |  | 0.125 | mV |
| $\mathrm{E}_{\mathrm{G}}$ | Gain error |  | -0.25 -0.06 | 0.25 | -0.25 | -0.06 | 0.25 | \%FSR |
|  | Gain error drift |  | $\pm 0.02$ |  | $\pm 0.02$ |  |  | PPM $/{ }^{\circ} \mathrm{C}$ |
|  | Gain error matching |  | -0.003 | 0.003 | -0.003 |  | 0.003 | \%FSR |
|  | Transition noise |  | 30 |  | 30 |  |  | $\mu \mathrm{V}$ RMS |
| PSRR | Power-supply rejection ratio |  | 78 |  | 78 |  |  | dB |

## SAMPLING DYNAMICS

| $\mathrm{t}_{\text {conv }}$ | Conversion time |  | 18 | 18 | CCLK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {SAMPLE1 }}$ | Acquisition time | Manual-Trigger mode | 3 | 3 | CCLK |
| $\mathrm{t}_{\text {SAMPLE2 }}$ |  | Auto-Trigger mode | 3 | 3 | CCLK |
|  | Throughput rate |  |  |  | kSPS |
|  | Aperture delay |  | 10 | 10 | ns |
|  | Aperture jitter |  | 10 | 10 | ps |
|  | Step response |  | 100 | 100 | ns |
|  | Overvoltage recovery |  | 100 | 100 | ns |

## DYNAMIC CHARACTERISTICS

| THD | Total harmonic distortion ${ }^{(4)}$ | $\mathrm{V}_{\text {IN }}=4.096 \mathrm{~V}_{\mathrm{PP}}$ at 1 kHz | -100 | -100 | dB |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{\text {IN }}=4.096 \mathrm{~V}_{\text {PP }}$ at 10 kHz | -94 | -95 | dB |
| SNR | Signal-to-noise ratio | $\mathrm{V}_{\text {IN }}=4.096 \mathrm{~V}_{\mathrm{PP}}$ at 1 kHz | 90.5 | 91.5 | dB |
|  |  | $\mathrm{V}_{\text {IN }}=4.096 \mathrm{~V}_{\text {PP }}$ at 10 kHz | 88 | 88 | dB |
| SINAD | Signal-to-noise + distortion | $\mathrm{V}_{\mathrm{IN}}=4.096 \mathrm{~V}_{\mathrm{PP}}$ at 1 kHz | 90 | 91 | dB |
|  |  | $\mathrm{V}_{\mathrm{IN}}=4.096 \mathrm{~V}_{\text {PP }}$ at 10 kHz | 87 | 87 | dB |
| SFDR | Spurious-free dynamic range | $\mathrm{V}_{\mathrm{IN}}=4.096 \mathrm{~V}_{\mathrm{PP}}$ at 1 kHz | 101 | 101 | dB |
|  |  | $\mathrm{V}_{\text {IN }}=4.096 \mathrm{~V}_{\mathrm{PP}}$ at 10 kHz | 96 | 96 | dB |
|  | Crosstalk | $\mathrm{V}_{\mathrm{IN}}=4.096 \mathrm{~V}_{\text {PP }}$ at 1 kHz | 119 | 119 | dB |
|  |  | $\mathrm{V}_{\text {IN }}=4.096 \mathrm{~V}_{\text {PP }}$ at 100 kHz | 107 | 107 | dB |
| -3dB small-signal bandwidth |  | IN $\mathrm{N}_{\mathrm{X}}$ COM with MUXOUT tied to ADCIN | 22 | 22 | MHz |
|  |  | ADCIN - COM | 40 | 40 | MHz |

(1) Ideal input span; does not include gain or offset error.
(2) LSB means least significant bit.
(3) Measured relative to an ideal full-scale input $\left(\mathrm{IN}_{\mathrm{X}}-\mathrm{COM}\right.$ ) of 4.096 V when $\mathrm{VA}=5 \mathrm{~V}$.
(4) Calculated on the first nine harmonics of the input frequency.

## ELECTRICAL CHARACTERISTICS: VA $=5 \mathrm{~V}$ (continued)

At $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{VA}=5 \mathrm{~V}, \mathrm{VBD}=1.65 \mathrm{~V}$ to $5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=4.096 \mathrm{~V}$, and $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$, unless otherwise noted.

| PARAMETER |  |  | TEST CONDITIONS | ADS83311, ADS8332I |  |  | ADS8331IB, ADS8332IB |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| CLOCK |  |  |  |  |  |  |  |  |  |  |
| Internal conversion clock frequency |  |  |  |  | 10.9 | 11.5 | 12.6 | 10.9 | 11.5 | 12.6 | MHz |
| SCLK external serial clock |  |  | Used as I/O clock only |  |  | 40 |  |  | 40 | MHz |
|  |  |  | Used as both I/O clock and conversion clock | 1 |  | 21 | 1 |  | 21 | MHz |
| EXTERNAL VOLTAGE REFERENCE INPUT |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {REF }}$ | Input reference range ${ }^{(5)}$ | (REF+) - (REF-) |  | 1.2 | 4.096 | 4.2 | 1.2 | 4.096 | 4.2 | V |
|  |  | (REF-) - AGND |  | -0.1 |  | 0.1 | -0.1 |  | 0.1 | V |
|  | Resistance ${ }^{(6)}$ |  | Reference input |  | 20 |  |  | 20 |  | k $\Omega$ |
| DIGITAL INPUT/OUTPUT |  |  |  |  |  |  |  |  |  |  |
| Logic family |  |  |  | CMOS |  |  | CMOS |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage |  | $\mathrm{VA} \geq \mathrm{VBD} \geq 1.65 \mathrm{~V}$ | $\begin{aligned} & 0.65 \times \\ & \text { (VBD) } \end{aligned}$ |  | $V B D+0.3$ | $\begin{aligned} & 0.65 \times \\ & \text { (VBD) } \end{aligned}$ |  | $V B D+0.3$ | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  | $\mathrm{VA} \geq \mathrm{VBD} \geq 1.65 \mathrm{~V}$ | -0.3 |  | $\begin{aligned} & 0.25 \times \\ & \text { (VBD) } \end{aligned}$ | -0.3 |  | $\begin{aligned} & 0.25 \times \\ & \text { (VBD) } \end{aligned}$ | V |
| $I_{1}$ | Input current |  | $\mathrm{V}_{\text {IN }}=$ VBD or DGND | -50 |  | 50 | -50 |  | 50 | nA |
| $\mathrm{Cl}_{1}$ | Input capacitance |  |  |  | 5 |  |  | 5 |  | pF |
| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage |  | $\begin{aligned} & \mathrm{VA} \geq \mathrm{VBD} \geq 1.65 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{O}}=100 \mu \mathrm{~A} \end{aligned}$ | VBD - 0.6 |  | VBD | VBD - 0.6 |  | VBD | V |
| $\mathrm{V}_{\text {OL }}$ | Low-level output voltage |  | $\begin{aligned} & \mathrm{VA} \geq \mathrm{VBD} \geq 1.65 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{O}}=-100 \mu \mathrm{~A} \end{aligned}$ | 0 |  | 0.4 | 0 |  | 0.4 | V |
| $\mathrm{C}_{\mathrm{O}}$ | SDO pin capacitance |  | Hi-Z state |  | 5 |  |  | 5 |  | pF |
| $\mathrm{C}_{\mathrm{L}}$ | Load capacitance |  |  |  |  | 30 |  |  | 30 | pF |
| Data format |  |  |  | Straight binary |  |  | Straight binary |  |  |  |
| POWER-SUPPLY REQUIREMENTS |  |  |  |  |  |  |  |  |  |  |
| VA | Analog supply voltage ${ }^{(5)}$ |  |  | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V |
| VBD | Digital I/O supply voltage |  |  | 1.65 |  | $\mathrm{VA}+0.2$ | 1.65 |  | $\mathrm{VA}+0.2$ | V |
| IA | Analog supply current |  | $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$ |  | 6.6 | 7.75 |  | 6.6 | 7.75 | mA |
|  |  |  | $\mathrm{f}_{\text {SAMPLE }}=250 \mathrm{kSPS}$ in Auto-Nap mode |  | 4.2 |  |  | 4.2 |  | mA |
|  |  |  | Nap mode, SCLK = VBD or DGND |  | 390 | 500 |  | 390 | 500 | $\mu \mathrm{A}$ |
|  |  |  | Deep PD mode, SCLK = VBD or DGND |  | 80 | 250 |  | 80 | 250 | nA |
| IBD | Digital I/O supply current |  | $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$ |  | 1.2 | 2.0 |  | 1.2 | 2.0 | mA |
|  |  |  | $\mathrm{f}_{\text {SAMPLE }}=250 \mathrm{kSPS}$ in Auto-Nap mode | 0.7 |  |  | 0.7 |  |  | mA |
|  | Power dissipation |  | $\begin{aligned} & \mathrm{VA}=5.0 \mathrm{~V}, \mathrm{VBD}=5.0 \mathrm{~V}, \\ & \mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS} \end{aligned}$ |  | 39 | 48.75 |  | 39 | 48.75 | mW |
|  |  |  | $\mathrm{VA}=5.0 \mathrm{~V}, \mathrm{VBD}=5.0 \mathrm{~V},$ $\mathrm{f}_{\text {SAMPLE }}=250 \mathrm{kSPS}$ in Auto-Nap mode | 24.5 |  |  | 24.5 |  |  | mW |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature |  |  | -40 +85 |  |  | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

(5) The ADS8331/32 operates with VA between 2.7 V and 5.5 V , and $\mathrm{V}_{\text {REF }}$ between 1.2 V and VA . However, the device may not meet the specifications listed in the Electrical Characteristics when VA is between 3.6 V and 4.5 V .
(6) Can vary $\pm 30 \%$.

TIMING CHARACTERISTICS: VA $=\mathbf{2 . 7} \mathrm{V}$
At $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, VA $=2.7 \mathrm{~V}$, and $\mathrm{VBD}=1.65 \mathrm{~V}$, unless otherwise noted. ${ }^{(1)}$ (2)

| PARAMETER |  |  | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {CCLK }}$ | Frequency, conversion clock, CCLK | External, $\mathrm{f}_{\text {CCLK }}=1 / 2 \mathrm{f}_{\text {SCLK }}$ | 0.5 | 10.5 | MHz |
|  |  | Internal | 10.5 | $11 \quad 12.2$ | MHz |
| tSU1 | Setup time, rising edge of $\overline{\mathrm{CS}}$ to EOC |  | 1 |  | CCLK |
| $\mathrm{t}_{\mathrm{H} 1}$ | Hold time, rising edge of $\overline{\mathrm{CS}}$ to EOC |  | 25 |  | ns |
| $\mathrm{t}_{\text {WL1 }}$ | Pulse duration, CONVST low |  | 40 |  | ns |
| $\mathrm{t}_{\text {WH1 }}$ | Pulse duration, $\overline{\mathrm{CS}}$ high |  | 40 |  | ns |
| $\mathrm{t}_{\text {SU2 }}$ | Setup time, rising edge of $\overline{\mathrm{CS}}$ to EOS |  | 25 |  | ns |
|  | Hold time, rising edge of $\overline{\mathrm{CS}}$ to EOS |  | 25 |  | ns |
| tsu3 | Setup time, falling edge of $\overline{\mathrm{CS}}$ to first falling edge of SCLK |  | 14 |  | ns |
| twL2 | Pulse duration, SCLK low |  | 17 | tsclk - 17 | ns |
| twh2 | Pulse duration, SCLK high |  | 12 | tsclk - 12 | ns |
| tsclk | Cycle time, SCLK | I/O clock only | 40 |  | ns |
|  |  | I/O and conversion clocks | 47.6 | 1000 | ns |
|  |  | I/O clock, daisy-chain mode | 40 |  | ns |
|  |  | I/O and conversion clocks, daisy-chain mode | 47.6 | 1000 | ns |
| $\mathrm{t}_{\mathrm{D} 1}$ | Delay time, falling edge of SCLK to SDO invalid | 10pF load | 8 |  | ns |
| $\mathrm{t}_{\mathrm{D} 2}$ | Delay time, falling edge of SCLK to SDO valid | 10pF load |  | 35 | ns |
| $\mathrm{t}_{\mathrm{D}}$ | Delay time, falling edge of $\overline{\mathrm{CS}}$ to SDO valid, SDO MSB output | 10pF load |  | 35 | ns |
| $\mathrm{t}_{\text {SU4 }}$ | Setup time, SDI to falling edge of SCLK |  | 8 |  | ns |
| $\mathrm{t}_{\mathbf{3}}$ | Hold time, SDI to falling edge of SCLK |  | 8 |  | ns |
| $\mathrm{t}_{\mathrm{D} 4}$ | Delay time, rising edge of $\overline{C S}$ to SDO 3-state |  |  | 10 | ns |
| $\mathrm{t}_{\text {SU5 }}$ | Setup time, last falling edge of SCLK before rising edge of $\overline{\mathrm{CS}}$ |  | 10 |  | ns |
| $\mathrm{t}_{\mathrm{D} 5}$ | Delay time, falling edge of $\overline{\mathrm{CS}}$ to deactivation of $\overline{\mathrm{INT}}$ |  |  | 40 | ns |
| $\mathrm{t}_{\mathrm{D} 6}$ | Delay time, CDI to SDO in daisy-chain mode | 10pF load |  | 35 | ns |

(1) All input signals are specified with $t_{r}=t_{f}=1.5 \mathrm{~ns}\left(10 \%\right.$ to $90 \%$ of VBD) and timed from a voltage level of $\left(\mathrm{V}_{\mathrm{IL}}+\mathrm{V}_{\mathrm{IH}}\right) / 2$.
(2) See the Timing Diagrams section.

TIMING CHARACTERISTICS: VA = 5V
At $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, and $\mathrm{VA}=\mathrm{VBD}=5 \mathrm{~V}$, unless otherwise noted. (1) (2)

| PARAMETER |  |  | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {CCLK }}$ Frequency, conversion clock, CCLK |  | External, $\mathrm{f}_{\text {CCLK }}=1 / 2 \mathrm{f}_{\text {SCLK }}$ | 0.5 | 10.5 | MHz |
|  |  | Internal | 10.9 | 11.512 .6 | MHz |
| $\mathrm{t}_{\text {SU1 }}$ | Setup time, rising edge of $\overline{\mathrm{CS}}$ to EOC |  | 1 |  | CCLK |
| $\mathrm{t}_{\mathrm{H} 1}$ | Hold time, rising edge of $\overline{\mathrm{CS}}$ to EOC |  | 20 |  | ns |
| $\mathrm{t}_{\text {WL1 }}$ | Pulse duration, CONVST low |  | 40 |  | ns |
| $\mathrm{t}_{\text {WH1 }}$ | Pulse duration, $\overline{\mathrm{CS}}$ high |  | 40 |  | ns |
| $\mathrm{t}_{\text {SU2 }}$ | Setup time, rising edge of $\overline{\mathrm{CS}}$ to EOS |  | 20 |  | ns |
| $\mathrm{t}_{\mathrm{H} 2}$ | Hold time, rising edge of $\overline{\mathrm{CS}}$ to EOS |  | 20 |  | ns |
| $\mathrm{t}_{\text {SU3 }}$ | Setup time, falling edge of $\overline{\mathrm{CS}}$ to first falling edge of SCLK |  | 8 |  | ns |
| twL2 | Pulse duration, SCLK low |  | 12 | $\mathrm{t}_{\text {SCLK }}-12$ | ns |
| $\mathrm{t}_{\text {WH2 }}$ | Pulse duration, SCLK high |  | 11 | tsCLK -11 | ns |
| tsclk | Cycle time, SCLK | I/O clock only | 25 |  | ns |
|  |  | I/O and conversion clocks | 47.6 | 1000 | ns |
|  |  | I/O clock, daisy-chain mode | 25 |  | ns |
|  |  | I/O and conversion clocks, daisy-chain mode | 47.6 | 1000 | ns |
| $\mathrm{t}_{\mathrm{D} 1}$ | Delay time, falling edge of SCLK to SDO invalid | 10pF load | 5 |  | ns |
| $\mathrm{t}_{\mathrm{D} 2}$ | Delay time, falling edge of SCLK to SDO valid | 10pF load |  | 20 | ns |
| $\mathrm{t}_{\mathrm{D} 3}$ | Delay time, falling edge of $\overline{\mathrm{CS}}$ to SDO valid, SDO MSB output | 10pF load |  | 20 | ns |
| $\mathrm{t}_{\text {SU4 }}$ | Setup time, SDI to falling edge of SCLK |  | 8 |  | ns |
| $\mathrm{t}_{\mathrm{H} 3}$ | Hold time, SDI to falling edge of SCLK |  | 8 |  | ns |
| $\mathrm{t}_{\mathrm{D} 4}$ | Delay time, rising edge of $\overline{\mathrm{CS}}$ to SDO 3-state |  |  | 10 | ns |
| $\mathrm{t}_{\text {SU5 }}$ | Setup time, last falling edge of SCLK before rising edge of $\overline{\mathrm{CS}}$ |  | 10 |  | ns |
| $\mathrm{t}_{\text {D5 }}$ | Delay time, falling edge of $\overline{\mathrm{CS}}$ to deactivation of $\overline{\mathrm{INT}}$ |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{D6}}$ | Delay time, CDI to SDO in daisy-chain mode | 10pF load |  | 20 | ns |

(1) All input signals are specified with $t_{r}=t_{f}=1.5 \mathrm{~ns}\left(10 \%\right.$ to $90 \%$ of VBD) and timed from a voltage level of $\left(\mathrm{V}_{\mathrm{IL}}+\mathrm{V}_{I H}\right) / 2$.
(2) See the Timing Diagrams section.

## TIMING DIAGRAMS



Figure 1. Read While Sampling (Shown with Manual-Trigger Mode)
$\qquad$


Figure 2. Read While Converting (Shown with Auto-Trigger Mode at 500 kSPS)


Figure 3. SPI I/O

## TIMING DIAGRAMS (continued)



Figure 4. Relationship among $\overline{\mathbf{C S}}, \mathrm{EOC}$, and $\overline{\mathrm{INT}}$

PIN ASSIGNMENTS


InSTRUMENTS

| NAME | PIN NO. |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
|  | TSSOP | QFN |  |  |
| ADCIN | 21 | 18 | 1 | ADC input |
| AGND | 20 | 17 | - | Analog ground |
| DGND | 14 | 11 | - | Digital interface ground |
| COM | 23 | 20 | 1 | Common ADC input (usually connected to AGND) |
| CONVST | 15 | 12 | 1 | Conversion start. Freezes sample and hold, starts conversion. |
| EOC/INT/CDI | 9 | 6 | O/O/I | Status output. If programmed as end-of-conversion (EOC), this pin is low (default) when a conversion is in progress. If programmed as an interrupt (INT), this pin is low (default) after the end of conversion and returns high after FS/CS goes low. The polarity of EOC or INT is programmable. <br> This pin can also be used as a chain data input (CDI) when operated in daisy-chain mode. |
| FS/ $\overline{C S}$ | 11 | 8 | 1 | Frame sync signal for DSP (such as TMS320 ${ }^{\text {TM }}$ DSP) or chip select input for SPI. |
| $\mathrm{IN}_{[0: 3]}$ | 1-3, 24 | 21-24 | 1 | Mux inputs |
| NC | 4-7 | 1-4 | - | No connection |
| MUXOUT | 22 | 19 | 0 | Mux output |
| REF+ | 18 | 15 | 1 | External reference input |
| REF- | 19 | 16 | - | External reference ground (connect to AGND through an individual via on the printed circuit board) |
| RESET | 8 | 5 | 1 | External reset (active low) |
| SCLK | 10 | 7 | 1 | SPI clock for serial interface |
| SDI | 12 | 9 | 1 | SPI serial data in |
| SDO | 13 | 10 | 0 | SPI serial data out |
| VA | 17 | 14 | - | Analog supply, +2.7 V to +5.5 V |
| VBD | 16 | 13 | - | Digital interface supply |

ADS8332 PIN DESCRIPTIONS

| NAME | PIN NO. |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: |
|  | TSSOP | QFN |  |  |
| ADCIN | 21 | 18 | 1 | ADC input |
| AGND | 20 | 17 | - | Analog ground |
| DGND | 14 | 11 | - | Digital interface ground |
| COM | 23 | 20 | I | Common ADC input (usually connected to AGND) |
| CONVST | 15 | 12 | I | Conversion start. Freezes sample and hold, starts conversion. |
| EOC/INT/CDI | 9 | 6 | O/O/I | Status output. If programmed as end-of-conversion (EOC), this pin is low (default) when a conversion is in progress. If programmed as an interrupt (INT), this pin is low (default) after the end of conversion and returns high after FS/CS goes low. The polarity of EOC or INT is programmable. <br> This pin can also be used as a chain data input (CDI) when operated in daisy-chain mode. |
| FS/ $\overline{\mathrm{CS}}$ | 11 | 8 | I | Frame sync signal for DSP (such as TMS320 ${ }^{\text {TM }}$ DSP) or chip select input for SPI. |
| $\mathrm{IN}_{[0: 7]}$ | 1-7, 24 | $\begin{gathered} 1-4 \\ 21-24 \end{gathered}$ | 1 | Mux inputs |
| MUXOUT | 22 | 19 | 0 | Mux output |
| REF+ | 18 | 15 | I | External reference input |
| REF- | 19 | 16 | - | External reference ground (connect to AGND through an individual via on the printed circuit board) |
| RESET | 8 | 5 | 1 | External reset (active low) |
| SCLK | 10 | 7 | I | SPI clock for serial interface |
| SDI | 12 | 9 | I | SPI serial data in |
| SDO | 13 | 10 | O | SPI serial data out |
| VA | 17 | 14 | - | Analog supply, +2.7 V to +5.5 V |
| VBD | 16 | 13 | - | Digital interface supply |

TYPICAL CHARACTERISTICS: DC Performance
At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\text {REF }}(\mathrm{REF}+-\mathrm{REF}-)=4.096 \mathrm{~V}$ when $\mathrm{VA}=\mathrm{VBD}=5 \mathrm{~V}$ or $\mathrm{V}_{\text {REF }}(\mathrm{REF}+-\mathrm{REF}-)=2.5 \mathrm{~V}$ when $\mathrm{VA}=\mathrm{VBD}=2.7 \mathrm{~V}$, $\mathrm{f}_{\text {SCLK }}=21 \mathrm{MHz}$, and $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$, unless otherwise noted.


Figure 5.

DIFFERENTIAL LINEARITY ERROR
vs CODE


Figure 7.


Figure 9.


Figure 6.


Figure 8.

## ANALOG SUPPLY CURRENT IN NAP MODE

 vs ANALOG SUPPLY VOLTAGE

Figure 10.

## TYPICAL CHARACTERISTICS: DC Performance (continued)

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, $\mathrm{V}_{\text {REF }}(\mathrm{REF}+-\mathrm{REF}-)=4.096 \mathrm{~V}$ when $\mathrm{VA}=\mathrm{VBD}=5 \mathrm{~V}$ or $\mathrm{V}_{\text {REF }}(\mathrm{REF}+-\mathrm{REF}-)=2.5 \mathrm{~V}$ when $\mathrm{VA}=\mathrm{VBD}=2.7 \mathrm{~V}$, $\mathrm{f}_{\text {SCLK }}=21 \mathrm{MHz}$, and $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$, unless otherwise noted.


Figure 11.


Figure 13.


Figure 15.


Figure 12.


Figure 14.

CHANGE IN ANALOG SUPPLY CURRENT vs TEMPERATURE


Figure 16.

## TYPICAL CHARACTERISTICS: DC Performance (continued)

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\text {REF }}(\mathrm{REF}+-\mathrm{REF}-)=4.096 \mathrm{~V}$ when $\mathrm{VA}=\mathrm{VBD}=5 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{REF}}(\mathrm{REF}+-\mathrm{REF}-)=2.5 \mathrm{~V}$ when $\mathrm{VA}=\mathrm{VBD}=2.7 \mathrm{~V}$, $\mathrm{f}_{\text {SCLK }}=21 \mathrm{MHz}$, and $\mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$, unless otherwise noted.


Figure 17.

CHANGE IN INTERNAL CLOCK FREQUENCY vs TEMPERATURE


Figure 18.

CHANGE IN ANALOG SUPPLY CURRENT IN NAP MODE


Figure 19.

## TYPICAL CHARACTERISTICS: AC Performance

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, $\mathrm{V}_{\text {REF }}(\mathrm{REF}+-\mathrm{REF}-)=4.096 \mathrm{~V}$ when $\mathrm{VA}=\mathrm{VBD}=5 \mathrm{~V}$ or $\mathrm{V}_{\text {REF }}(\mathrm{REF}+-\mathrm{REF}-)=2.5 \mathrm{~V}$ when $\mathrm{VA}=\mathrm{VBD}=2.7 \mathrm{~V}$, $\mathrm{f}_{\text {SCLK }}=21 \mathrm{MHz}, \mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$, and $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$, unless otherwise noted.
OUTPUT CODE HISTOGRAM FOR A DC INPUT (8192 Conversions)


Figure 20.

FREQUENCY SPECTRUM
(8192 Point FFT, $\mathrm{f}_{\mathrm{IN}}=1.0376 \mathrm{kHz},-\mathbf{0} .2 \mathrm{~dB}$ )


Figure 22.

FREQUENCY SPECTRUM
(8192 Point FFT, $\mathrm{f}_{\mathrm{IN}}=10.0708 \mathrm{kHz},-0.2 \mathrm{~dB}$ )


Figure 24.

OUTPUT CODE HISTOGRAM FOR A DC INPUT (8192 Conversions)


Figure 21.

FREQUENCY SPECTRUM
(8192 Point FFT, $\mathrm{f}_{\mathrm{IN}}=1.0376 \mathrm{kHz},-\mathbf{0} .2 \mathrm{~dB}$ )


Figure 23.

FREQUENCY SPECTRUM
(8192 Point FFT, $\mathrm{f}_{\mathrm{IN}}=10.0708 \mathrm{kHz},-0.2 \mathrm{~dB}$ )


Figure 25.

## TYPICAL CHARACTERISTICS: AC Performance (continued)

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\text {REF }}(\mathrm{REF}+-\mathrm{REF}-)=4.096 \mathrm{~V}$ when $\mathrm{VA}=\mathrm{VBD}=5 \mathrm{~V}$ or $\mathrm{V}_{\text {REF }}(\mathrm{REF}+-\mathrm{REF}-)=2.5 \mathrm{~V}$ when $\mathrm{VA}=\mathrm{VBD}=2.7 \mathrm{~V}$, $\mathrm{f}_{\text {SCLK }}=21 \mathrm{MHz}, \mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$, and $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$, unless otherwise noted.


Figure 26.


Figure 28.

SIGNAL-TO-NOISE RATIO vs INPUT FREQUENCY


Figure 27.

SPURIOUS-FREE DYNAMIC RANGE vs INPUT FREQUENCY


Figure 29.


Figure 30.

## TYPICAL CHARACTERISTICS: AC Performance (continued)

At $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\text {REF }}($ REF $+-\mathrm{REF}-)=4.096 \mathrm{~V}$ when $\mathrm{VA}=\mathrm{VBD}=5 \mathrm{~V}$ or $\mathrm{V}_{\text {REF }}(\mathrm{REF}+-\mathrm{REF}-)=2.5 \mathrm{~V}$ when $\mathrm{VA}=\mathrm{VBD}=2.7 \mathrm{~V}$, $\mathrm{f}_{\text {SCLK }}=21 \mathrm{MHz}, \mathrm{f}_{\text {SAMPLE }}=500 \mathrm{kSPS}$, and $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$, unless otherwise noted.


Figure 31.

POWER-SUPPLY REJECTION RATIO vs POWER-SUPPLY RIPPLE FREQUENCY


Figure 32.


Figure 33.

## THEORY OF OPERATION

## DESCRIPTION

The ADS8331/32 is a high-speed, low-power, successive approximation register (SAR) analog-to-digital converter (ADC) that uses an external reference. The architecture is based on charge redistribution, which inherently includes a sample/hold function.
The ADS8331/32 has an internal clock that is used to run the conversion. However, the ADS8331/32 can be programmed to run the conversion based on the external serial clock (SCLK).

The analog input to the ADS8331/32 is provided to two input pins: one of the $I N_{x}$ input channels and the shared COM pin. When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While a conversion is in progress, both $\mathrm{IN}_{\mathrm{x}}$ and COM inputs are disconnected from any internal function.

The ADS8331 has four analog inputs while the ADS8332 has eight inputs. All inputs share the same common pin, COM. Both the ADS8331 and ADS8332 can be programmed to select a channel manually or can be programmed into the auto channel select mode to sweep through the input channels automatically.

## SIGNAL CONDITIONING

The ADS8331/32 has the flexibility to add signal conditioning between the MUXOUT and ADCIN pins, such as a programmable gain amplifier (PGA) or filter. This feature reduces the system component count and cost because each input channel does not require separate signal conditioning circuits, especially if the source impedance connected to each channel is similar in value.

## ANALOG INPUT

When the converter enters the hold mode, the voltage difference between the $I N_{X}$ and COM inputs is captured on the internal capacitor array. The voltage on the COM pin is limited between (AGND - 0.2 V ) and (AGND + 0.2 V ). This limitation allows the ADS8331/32 to reject small signals that are common to both the $\mathrm{IN}_{\mathrm{x}}$ and COM inputs. The $I N_{X}$ inputs have a range of -0.2 V to ( $\mathrm{VA}+0.2 \mathrm{~V}$ ). The input span of $\left(\mathrm{IN}_{\mathrm{X}}-\mathrm{COM}\right)$ is limited to 0 V to $V_{\text {REF }}$.
The peak input current through the analog inputs depends upon a number of factors: reference voltage, sample rate, input voltage, and source impedance. The current flowing into the ADS8331/32 charges the internal capacitor array during the sample period. After this capacitance has been fully charged, there is no further input current. The source of the analog input voltage must be able to charge the maximum input capacitance ( 45 pF ) to a 16 -bit settling level within the minimum acquisition time (238ns). When the converter goes into hold mode, the input impedance is greater than $1 \mathrm{G} \Omega$.

Care must be taken regarding the absolute analog input voltage. To maintain linearity of the converter, the $\mathbb{I N}_{\mathrm{X}}$ inputs, the COM input, and the input span of ( $\mathrm{IN}_{x}-\mathrm{COM}$ ) should be within the limits specified. If these inputs are outside of these ranges, the linearity of the converter may not meet specifications. To minimize noise, low-bandwidth input signals with low-pass filters should be used. Care should be taken to ensure that the output impedance of the sources driving the $\mathrm{IN}_{\mathrm{x}}$ and COM inputs are matched, as shown in Figure 34. If this matching is not observed, the two inputs could have different setting times, which may result in an offset error, gain error, and linearity error that change with temperature and input voltage.


Figure 34. Input Equivalent Circuit

## Driver Amplifier Choice

In order to take advantage of the high sample rate offered by the ADS8331/32, the analog inputs to the converter should be driven with low-noise operational amplifiers (op amps), such as the OPA365, OPA211, OPA827, or THS4031. An RC filter is recommended at each of the input channels to low-pass filter noise generated by the input driving sources. These channels can accept unipolar signals with voltages between $\mathrm{IN}_{\mathrm{X}}$ and COM in the range of $O V$ to $V_{\text {REF }}$. If $R C$ filters are not used between the op amps and the input channels, the minimum - 3 dB bandwidth required by the driving op amps for the sampled signals to settle to within $1 / 2$ LSB of the final voltage can be calculated using Equation 1:

$$
\begin{equation*}
f_{-3 d B} \geq \frac{(n+1) \times \ln (2)}{2 \pi \times \mathrm{t}_{\text {SAMPLE_MIN }}} \tag{1}
\end{equation*}
$$

Where:
$n=$ resolution of the converter ( $n=16$ for the ADS8331/32).
$t_{\text {SAMPLE_MIN }}=$ minimum acquisition time.
The minimum value of $\mathrm{t}_{\text {SAMPLE }}$ in the Electrical Characteristics tables is 238 ns (3 CCLKs with the internal oscillator at 12.6 MHz ). Substituting these values for $n$ and $\mathrm{t}_{\text {SAMPLE }}$ min into Equation 1 shows $\mathrm{f}_{-3 \mathrm{dBB}}$ must be at least 7.9 MHz . This bandwidth can be relaxed if the acquisition time is increased or an RC filter is added between the driving op amp and the corresponding input channel (refer to Texas Instruments' Application Report SBAA173 and associated references for additional information, available for download at www.ti.com). The OPA365 used in the source-follower (unity-gain) configuration is shown in Figure 35 with recommended values for the RC filter.


Figure 35. Unipolar Input Drive Configuration

## Bipolar to Unipolar Driver

In systems where the input signal is bipolar, op amps such as the OPA365 and OPA211 can be used in the inverting configuration with a dc bias applied to the noninverting input in order to keep the input signal to the ADS8331/32 within its rated operating voltage range. This configuration is also recommended when the ADS8331/32 is used in signal-processing applications where good SNR and THD performance is required. The dc bias can be derived from low-noise reference voltage ICs such as the REF5025 or REF5040. The input configuration shown in Figure 36 is capable of delivering better than 91dB SNR and -99dB THD at an input frequency of 1 kHz . If bandpass filters are used to filter the input to the driving op amp, the signal swing at the input of the bandpass filter should be small enough to minimize the distortion introduced by the filter. In these cases, the gain of the circuit shown in Figure 36 can be increased to maintain a large enough input signal to the ADS8331/32 to keep the system SNR as high as possible.


Figure 36. Bipolar Input Drive Configuration

## REFERENCE

The ADS8331/32 can operate with an external reference with a range from 1.2 V to 4.2 V . A clean, low-noise reference voltage on this pin is required to ensure good converter performance. A low-noise band-gap reference such as the REF5025 or REF5040 can be used to drive this pin. A $10 \mu \mathrm{~F}$ ceramic bypass capacitor is required between the REF+ and REF- pins of the converter. This capacitor should be placed as close as possible to the pins of the device. Note that the REF- pin should not be connected to the AGND pin of the converter; instead, the REF- pin must be connected to the analog ground plane with a separate via.

## CONVERTER OPERATION

The ADS8331/32 has an internal oscillator that can be used as the conversion clock (CCLK) source. The minimum frequency of this oscillator is 10.5 MHz . The internal oscillator is only active during the conversion period unless the converter is using Auto-Trigger and/or Auto-Nap modes. The minimum acquisition/sampling time for the ADS8331/32 is 3 CCLKs ( 250 ns with a 12 MHz conversion clock), while the minimum conversion time is 18 CCLKs ( 1500 ns with a 12 MHz conversion clock).
As shown in Figure 37, the ADS8331/32 can also be programmed to run conversions using the external serial clock (SCLK). This feature allows system designers to achieve system synchronization. Each rising edge of SCLK toggles the state of the conversion clock (CCLK), which reduces the frequency of SCLK by a factor of two before it is used as CCLK. For example, a 21 MHz SCLK provides a 10.5 MHz CCLK. If the start of a conversion must occur on a specific rising edge of SCLK when the external serial clock is used for the conversion clock (and Manual-Trigger mode is enabled), a minimum setup time of 20 ns between the falling edge of CONVST and the rising edge of SCLK must be met. This timing ensures the conversion is completed in 18 CCLKs ( 36 SCLKs).
The duty cycle of SCLK is not critical, as long as the minimum high and low times ( 11 ns for VA $=5.0 \mathrm{~V}$ ) are satisfied. Because the ADS8331/32 is designed for high-speed applications, a high-frequency serial clock must be supplied to maintain the high throughput of the interface. This requirement can be accomplished if the period of SCLK is at most $1 \mu \mathrm{~s}$ when SCLK is used as the conversion clock (CCLK). The $1 \mu \mathrm{~s}$ maximum period for SCLK is also set by the leakage of charge from the capacitors in the capacitive digital-to-analog converter (CDAC) block in the ADS8331/32. If SCLK is used as the conversion clock, the SCLK source must have minimal rise/fall times and low jitter to provide the best converter performance.


Figure 37. Conversion Clock Source

## Manual Channel Select Mode

Manual Channel Select mode is enabled through the Configuration register (CFR) by setting the CFR_D11 bit to '0' (see Table 5). The acquisition process starts with selecting an input channel. This selection is done by writing the desired channel number to the Command register (CMR); see Table 4 for further details. The associated timing diagram is shown in Figure 38.


Figure 38. Manual Channel Select Timing

## Auto Channel Select Mode

Channel selection can also be done automatically if Auto Channel Select mode (default) is enabled (CFR_D11 = '1'). If the device is programmed for Auto Channel Select mode, then signals from all channels are acquired in a fixed order. In Auto Channel Select mode, the first conversion after entering this mode is always from the channel of the last conversion completed before this mode is enabled. The channels are then sequentially scanned up to and including the last channel (that is, channel 3 for the ADS8331 and channel 7 for the ADS8332) and then back to the channel that started the sequence. For example, if the last channel used in the conversion before enabling Auto Channel Select mode was channel 2, the sequence for the ADS8332 would be: 2, 3, 4, 5, 6, 7, 2, etc., as shown in Figure 39. If the last channel in Manual Channel Select mode happened to be channel 7, the sequence would be: 7, 7, 7, etc. Figure 40 shows when the next channel in the sequence activates during Auto Channel Select mode. This timing allows the next channel to settle before it is acquired. This automatic sequencing stops the cycle after CFR_D11 is set to ' 0 '.


Figure 39. Auto Channel Select for the ADS8332


Figure 40. Channel-Number Update in Auto Channel Select Mode Timing

## Start of a Conversion

The end of acquisition is the same as the start of a conversion. This process is initiated by bringing the CONVST pin low for a minimum of 40 ns . After the minimum requirement has been met, the CONVST pin can be brought high. CONVST acts independently of $\mathrm{FS} / \overline{\mathrm{CS}}$ so it is possible to use one common CONVST for applications that require simultaneous sample/hold with multiple converters. The ADS8331/32 switches from sample to hold mode on the falling edge of the CONVST signal. The ADS8331/32 requires 18 conversion clock (CCLK) cycles to complete a conversion. The conversion time is equivalent to 1500 ns with a 12 MHz internal clock. The minimum time between two consecutive CONVST signals is 21 CCLKs.
A conversion can also be initiated without using CONVST if the ADS8331/32 is programmed for Auto-Trigger mode (CFR_D9 = ' 0 '). When the converter is configured in this mode, and with CFR_D8 = ' 0 ', the next conversion is automatically started three conversion clocks (CCLK) after the end of a conversion. These three conversion clocks (CCLK) are used for the acquisition time. In this case, the time to complete one acquisition and conversion cycle is 21 CCLKs. Table 1 summarizes the different conversion modes.

Table 1. Different Types of Conversion

| MODE | SELECT CHANNEL | START CONVERSION |
| :---: | :---: | :---: |
| Automatic | Auto Channel Select ${ }^{(1)}$ | Auto-Trigger Mode |
|  | No need to write channel number to CMR. Use internal sequencer for |  |
|  |  |  | \(\left.\begin{array}{c}Start a conversion based on conversion <br>

clock CCLK\end{array}\right]\)
(1) Auto channel select should be used with Auto-Trigger mode and TAG bit output enabled.

## Status Output Pin (EOC/INT)

The status output pin is programmable. It can be used as an EOC output (CFR_D[7:6] = '11') where the low time is equal to the conversion time. When the status pin is programmed as EOC and the polarity is set as active low, the pin works in the following manner: the EOC output goes low immediately following CONVST going low with Manual-Trigger mode enabled. EOC stays low throughout the conversion process and returns high when the conversion has ended. If Auto-Trigger mode is enabled, the EOC output remains high for three conversion clocks (CCLK) after the previous rising edge of EOC.
This status pin can also be used as an interrupt output, $\overline{\text { INT }}$ (CFR_D[7:6] = '10'), which is set low at the end a conversion, and is brought high (cleared) by the next read cycle. The polarity of this pin, whether used as EOC or $\overline{I N T}$, is programmable through the CFR_D7 bit.

## Power-Down Modes and Acquisition Time

There are three power-down modes that reduce power dissipation: Nap, Deep, and Auto-Nap. The first two, Nap and Deep Power-Down modes, are enabled/disabled by bits CFR_D3 and CFR_D2, respectively, in the Configuration register (see Table 5 for details).
Deep Power-Down mode provides maximum power savings. When this mode is enabled, the analog core in the converter is shut down, and the analog supply current falls from 6.6 mA ( $\mathrm{VA}=5.0 \mathrm{~V}$ ) to $1 \mu \mathrm{~A}$ in $2 \mu \mathrm{~s}$. The wakeup time from Deep Power-Down mode is $1 \mu \mathrm{~s}$. The device can wake up from Deep Power-Down mode by either disabling this mode, issuing the wakeup command, loading the default value into the CFR, or performing a reset (either with the software reset command, CFR_D0 bit, or the external reset). See Table 4 and Table 5 along with the Reset Function section for further information.
In Nap Power-Down mode, the bias currents for the analog core of the device are significantly reduced. Because the bias currents are not completely shut off, the ADS8331/32 can wake up from this power-down mode much faster than from Deep Power-Down mode. After Nap Power-Down mode is enabled, the analog supply current falls from $6.6 \mathrm{~mA}(\mathrm{VA}=5.0 \mathrm{~V})$ to 0.39 mA in 200 ns . The wakeup time from this mode is three conversion clock cycles (CCLK). The device can wake up from Nap Power-Down mode in the same manner as waking up from Deep Power-Down mode.

The third power-down mode, Auto-Nap, is enabled/disabled by bit CFR_D4 in the Configuration register (see Table 5 for details). Once this mode is enabled, the device is controlled by the digital core logic on the chip. The device is automatically placed into Nap Power-Down mode after the next end of conversion (EOC). The analog supply current falls from $6.6 \mathrm{~mA}(\mathrm{VA}=5.0 \mathrm{~V})$ to 0.39 mA in 200 ns . A conversion start wakes up the device in three conversion clock cycles. Issuing the wake-up command, loading the default value into the CFR, disabling Auto-Nap Power-Down mode, issuing a manual channel select command, or resetting the device can wake the ADS8331/32 from Auto-Nap Power-Down mode. A comparison of the three power-down modes is listed in Table 2.

Table 2. Comparison of Power-Down Modes

| TYPE OF <br> POWER-DOWN | POWER <br> CONSUMPTION <br> (VA $=5.0 \mathrm{~V})$ | POWER-DOWN <br> BY: | POWER-DOWN TIME | WAKEUP BY: |
| :--- | :---: | :---: | :---: | :---: | :---: |

The default acquisition time is three conversion clock (CCLK) cycles. Figure 41 shows the timing diagram for CONVST, EOC, and auto-nap power-down signals in Manual-Trigger mode. As shown in the diagram, the device wakes up after a conversion is triggered by the CONVST pin going low. However, a conversion is not yet started at this time. The conversion start signal to the analog core of the chip is internally generated no less than six conversion clock (CCLK) cycles later, to allow at least three CCLKs for wake up and three CCLKs for acquisition. The ADS8331/32 enters Nap Power-Down mode one conversion cycle after the end of conversion (EOC).


Figure 41. Timing for CONVST, EOC, and Auto-Nap Power-Down Signals in Manual-Trigger Mode (Three Conversion Clock Cycles for Acquisition)

The ADS8331/32 can support sampling rates of up to 500 kSPS in Auto-Trigger mode. This rate is selectable by programming the CFR_D8 bit in the Configuration register. In 500kSPS mode, consecutive conversion start pulses to the analog core are generated 21 conversion clock cycles apart. In 250kSPS mode, consecutive conversion-start pulses are 42 conversion clock cycles apart. The Nap and Deep Power-Down modes are available with either sampling rate; however, Auto-Nap mode is available only with a sampling rate of 250kSPS when Auto-Trigger mode is enabled. The analog core cannot be powered down when the Auto-Nap mode sampling rate is 500 kSPS because at that rate, there is no period of time when the analog core is not actively being used.
Figure 42 shows the timing diagram for conversion start and auto-nap power-down signals for a 250 kSPS sampling rate in Auto-Trigger mode. For a 16-bit ADC output word, consecutive new conversion start pulses are generated $2 \times(18+3)$ cycles apart. NAP_ACTIVE (the signal to power down the analog core in Nap and Auto-Nap modes) goes low six $(3+3)$ conversion clock cycles before the conversion start falling edge, thus powering up the analog core. It takes three conversion clock cycles after NAP_ACTIVE goes low to power up the analog core. The analog core is powered down a cycle after the end of a conversion. For a 16 -bit ADC with a 500 kSPS sampling rate and three conversion clock cycle sampling, consecutive conversion start pulses are generated 21 conversion clock cycles apart.


Figure 42. Timing for Conversion Start and Auto-Nap Power-Down Signals in Auto-Trigger Mode (250kSPS Sampling and Three Conversion Clock Cycles for Acquisition)

Timing diagrams for reading from the ADS8331/32 with various trigger and power-down modes are shown in Figure 43 through Figure 45. The total (acquisition + conversion) times for the different trigger and power-down modes are listed in Table 3.

Table 3. Total Acquisition + Conversion Times

| MODE | ACQUISITION + CONVERSION TIME |
| :---: | :--- |
| Auto-Trigger at 500kSPS | $=21$ CCLK |
| Manual-Trigger | $\geq 21$ CCLK |
| Manual-Trigger with Deep Power-Down | $\geq 4$ SCLK $+1 \mu \mathrm{~s}+3$ CCLK +18 CCLK +16 SCLK $+2 \mu \mathrm{~s}$ |
| Manual-Trigger with Nap Power-Down | $\geq 4$ SCLK +3 CCLK +3 CCLK +18 CCLK +16 SCLK +200 ns |
| Manual-Trigger with Auto-Nap Power-Down | $\geq 4$ SCLK +3 CCLK +3 CCLK +18 CCLK +1 CCLK +200 ns (using wakeup to resume) |
|  | $\geq 3$ CCLK +3 CCLK +18 CCLK +1 CCLK +200 ns (using $\overline{\text { CONVST to resume) }}$ |



Figure 43. Read While Converting vs Read While Sampling (Manual-Trigger Mode)

(1) Converter is in acquisition mode between end of conversion and activation of Nap or Deep Power-Down mode.
(2) Command on SDI pin to wake up converter (minimum of four SCLKs).
(3) Command on SDI pin to place converter into Nap or Deep Power-Down mode (minimum of 16 SCLKs).

Figure 44. Read While Converting vs Read While Sampling with Nap or Deep Power-Down (Manual-Trigger Mode)

(1) Time between end of conversion and Nap Power-Down mode is 1 CCLK.
(2) Command on SDI to wake up converter (minimum of four SCLKs).

Figure 45. Read While Converting vs Read While Sampling with Auto-Nap Power-Down

## DIGITAL INTERFACE

The serial interface is designed to accommodate the latest high-speed processors with an SCLK frequency of up to $40 \mathrm{MHz}(\mathrm{VA}=\mathrm{VBD}=5.0 \mathrm{~V})$. Each cycle starts with the falling edge of $\mathrm{FS} / \overline{\mathrm{CS}}$. The internal data register content, which is made available to the output register at the end of conversion, is presented on the SDO output pin on the falling edge of FS/CS. The first bit is the most significant bit (MSB). The output data bits are valid on the falling edge of SCLK with the $t_{D 2}$ delay (see the Timing Characteristics)so that the host processor can read the data on the falling edge. Serial data input is also read on the falling edge of SCLK.
The complete serial I/O cycle starts after the falling edge of FS/ $\overline{C S}$ and ends 16 falling edges of SCLK later (see NOTE). The serial interface works with CPOL = '1', CPHA = ' 0 '. This setting means the falling edge of $\mathrm{FS} / \mathrm{CS}$ may fall while SCLK is high. The same timing relaxation applies to the rising edge of FS/CS where SCLK may be high or low as long as the last SCLK falling edge happens before the rising edge of FS/CS.

## NOTE

There are cases where a cycle can be anywhere from 4 SCLKs up to 24 SCLKs, depending on the read mode combination. See Table 4 for details.

## Internal Register

The internal register consists of two parts: four bits for the Command register (CMR) and 12 bits for the Configuration register (CFR).

Table 4. Command Set Defined by Command Register (CMR) ${ }^{(1)}$

| D[15:12] | HEX | COMMAND | D[11:0] | WAKE UP FROM AUTO-NAP | $\begin{aligned} & \text { MINIMUM } \\ & \text { SCLKs } \\ & \text { REQUIRED } \end{aligned}$ | R/W |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0000b | Oh | Select analog input channel 0 | Don't care | Y | 4 | W |
| 0001b | 1h | Select analog input channel 1 | Don't care | Y | 4 | W |
| 0010b | 2 h | Select analog input channel 2 | Don't care | Y | 4 | W |
| 0011b | 3h | Select analog input channel 3 | Don't care | Y | 4 | W |
| 0100b | 4h | Select analog input channel $4{ }^{(2)}$ | Don't care | Y | 4 | W |
| 0101b | 5 h | Select analog input channel $5^{(2)}$ | Don't care | Y | 4 | W |
| 0110b | 6 h | Select analog input channel $6^{(2)}$ | Don't care | Y | 4 | W |
| 0111b | 7h | Select analog input channel $7^{(2)}$ | Don't care | Y | 4 | W |
| 1000b | 8h | Reserved | Reserved | - | - | - |
| 1001b | 9 h | Reserved | Reserved | - | - | - |
| 1010b | Ah | Reserved | Reserved | - | - | - |
| 1011b | Bh | Wake up | Don't care | Y | 4 | W |
| 1100b | Ch | Read CFR | Don't care | - | 16 | R |
| 1101b | Dh | Read data | Don't care | - | 16 | R |
| 1110b | Eh | Write CFR | CFR Value | - | 16 | W |
| 1111b | Fh | Default mode (load CFR with default value) | Don't care | Y | 4 | W |

(1) The first four bits from SDO after the falling edge of $\mathrm{FS} / \overline{\mathrm{CS}}$ are the four MSBs from the previous conversion result. The next 12 bits from SDO are the contents of the CFR.
(2) These commands apply only to the ADS8332; they are reserved (not availble) for the ADS8331.

## WRITING TO THE CONVERTER

There are two different types of writes to the register: a 4 -bit write to the CMR and a full 16 -bit write to the CMR plus CFR. The command set is listed in Table 4 and the configuration register map is listed in Table 5. A simple command requires only four SCLKs; the write takes effect on the fourth falling edge of SCLK. A 16-bit write or read takes at least 16 SCLKs (see Table 7 for exceptions that require more than 16 SCLKs).

## Configuring the Converter and Default Mode

The converter can be configured with command 1110b (write to the CFR) or command 1111 b (default mode). A write to the CFR requires a 4-bit command followed by 12 bits of data. A 4-bit command takes effect on the fourth falling edge of SCLK. A write to the CFR takes effect on the 16th falling edge of SCLK.
The CFR default value for each bit is ' 1 '. The default values are applied to the CFR after issuing command 1111b or when the device is reset with a power-on reset (POR), software reset, or external reset using the RESET pin (see the Reset Function section).

## READING THE CONFIGURATION REGISTER

The host processor can read back the value programmed in the CFR by issuing command 1100b. The timing is similar to reading a conversion result except CONVST is not used. There is also no activity on the EOC/INT pin. The CFR value readback contains the first four bits (MSBs) of the previous conversion data plus the 12-bit CFR contents.

Table 5. Configuration Register (CFR) Map

| CFR SDI BIT <br> (Default = FFFh) | BEFINITION | BIT = '1' |
| :---: | :--- | :--- | :--- |

## READING THE CONVERSION RESULT

The conversion result is available to the input of the output data register (ODR) at EOC and presented to the output of the output register at the next falling edge of FS/CS. The host processor can then shift the data out via the SDO pin at any time except during the quiet zone. This duration is 20 ns before and 20 ns after the end of sampling (EOS) period. End of sampling (EOS) is defined as the falling edge of CONVST when Manual-Trigger mode is used or the end of the third conversion clock (CCLK) after EOC if Auto-Trigger mode is used.
The falling edge of FS/ $\overline{C S}$ should not be placed at the precise moment at the end of a conversion (by default when EOC goes high). Otherwise, the data could be corrupt. If $\mathrm{FS} / \overline{\mathrm{CS}}$ is placed before the end of a conversion, the previous conversion result is read. If FS/CS is placed after the end of a conversion, the current conversion result is read.
The conversion result is 16 -bit data in straight binary format as shown in Table 6. Generally 16 SCLKs are necessary, but there are exceptions when more than 16 SCLKs are required (see Table 7). Data output from the serial output (SDO) is left-adjusted MSB first. The trailing bits are filled with three TAG bits first (if enabled) plus all '0's. SDO remains low until FS/CS is brought high again.
SDO is active when FS/ $\overline{C S}$ is low. The rising edge of FS/ $\overline{C S} 3$-states the SDO output.

## NOTE

> Whenever SDO is not in 3 -state (that is, when FS/ $\overline{C S}$ is low and SCLK is running), a portion of the conversion result is output at the SDO pin. The number of bits depends on how many SCLKs are supplied. For example, a manual channel select command cycle requires 4 SCLKs. Therefore, four MSBs of the conversion result are output at SDO. The exception is when SDO outputs all ' 1 's during the cycle immediately after any reset (POR, software reset, or external reset).

If SCLK is used as the conversion clock (CCLK) and a continuous SCLK is used, it is not possible to clock out all 16 bits from SDO during the sampling time ( 6 SCLKs) because of the quiet zone requirement. In this case, it is better to read the conversion result during the conversion time ( 36 SCLKs or 48 SCLKs in Auto-Nap mode).

Table 6. Ideal Input Voltages and Output Codes

| DESCRIPTION | ANALOG VALUE | DIGITAL OUTPUT STRAIGHT BINARY |  |
| :---: | :---: | :---: | :---: |
| Full-scale range | $\mathrm{V}_{\text {REF }}$ |  |  |
| Least significant bit (LSB) | $\mathrm{V}_{\text {REF }} / 65536$ | BINARY CODE | HEX CODE |
| Full-scale | $\mathrm{V}_{\text {REF }}-1$ LSB | 1111111111111111 | FFFF |
| Midscale | $\mathrm{V}_{\text {REF }} / 2$ | 1000000000000000 | 8000 |
| Midscale - 1 LSB | $\mathrm{V}_{\text {REF }} / 2-1$ LSB | 0111111111111111 | 7FFF |
| Zero | 0 V | 0000000000000000 | 0000 |

## TAG Mode

The ADS8331/32 includes a TAG feature that can be used to indicate which channel sourced the converted result. If TAG mode is enabled, three address bits are added after the LSB of the conversion data is read out from SDO to indicate which channel corresponds to the result. These address bits are '000' for channel 0 , ' 001 ' for channel 1 , '010' for channel 2 , ' 011 ' for channel 3 , ' 100 ' for channel 4 , ' 101 ' for channel 5 , ' 110 ' for channel 6 , and '111' for channel 7 . The converter requires at least 19 SCLKs when TAG mode is enabled in order to transfer the 16-bit conversion result and the three TAG bits.

## Daisy-Chain Mode

The ADS8331/32 can operate as a single converter or in a system with multiple converters. System designers can take advantage of the simple, high-speed, SPI-compatible serial interface by cascading converters in a single chain when multiple converters are used. The CFR_D5 bit in the Configuration register is used to reconfigure the EOC/INT status pin as the chain data input (CDI) pin, a secondary serial data input, for the conversion result from an upstream converter. This configuration is called daisy-chain mode operation. A typical connection of three converters in daisy-chain mode is shown in Figure 46.


Figure 46. Multiple Converters Connected Using Daisy-Chain Mode
When multiple converters are used in daisy-chain mode, the first converter is configured in regular mode while the rest of the converters downstream are configured in daisy-chain mode. When a converter is configured in daisy-chain mode, the CDI input data go straight to the output register. Therefore, the serial input data passes through the converter with either a 16 SCLK (if the TAG feature is disabled) or 24 SCLK delay, as long as CS is active. See Figure 47 for detailed timing. In this timing diagram, the conversion in each converter is performed simultaneously.

## Manual Trigger, Read While Sampling <br> (Use internal CCLK, EOC active low, and TAG mode disabled)



Figure 47. Simplified Dasiy-Chain Mode Timing with Shared $\overline{\text { CONVST }}$ and Continuous $\overline{\text { CS }}$

The multiple $\overline{\mathrm{CS}}$ signals must be handled with care when the converters are operating in daisy-chain mode. The different chip select signals must be low for the entire data transfer (in this example, 48 bits for three conversions). The first 16 -bit word after the falling chip select is always the data from the chip that received the chip select signal.
Case 1: If chip select is not toggled ( $\overline{\mathrm{CS}}$ stays low), the next 16 bits of data are from the upstream converter, and so on. This configuration is shown in Figure 47.
Case 2: If the chip select is toggled during a daisy-chain mode data transfer cycle, as illustrated in Figure 48, the same data from the converter are read out again and again in all three discrete 16-bit cycles. This state is not a desired result.

Manual Trigger, Read While Sampling
(Use internal CCLK, EOC active low, and TAG mode disabled)


Figure 48. Simplified Daisy-Chain Mode Timing with Shared CONVST and Noncontinuous $\overline{\text { CS }}$

Figure 49 shows a slightly different scenario where $\overline{\text { CONVST }}$ is not shared with the second converter. Converters \#1 and \#3 have the same CONVST signal. In this case, converter \#2 simply passes previous conversion data downstream.

Manual Trigger, Read While Sampling
(Use internal CCLK, EOC active low, and TAG mode disabled)

(1) Data from device \#2 is from previous converison.

Figure 49. Simplified Daisy-Chain Mode Timing with Separate $\overline{\text { CONVST }}$ and Continuous $\overline{\mathrm{CS}}$
The number of SCLKs required for a serial read cycle depends on the combination of different read modes, TAG mode, daisy-chain mode, and the manner in which a channel is selected (for example, Auto Channel Select mode). The required number of SCLKs for different readout modes are listed in Table 7.

Table 7. Required SCLKs For Different Readout Mode Combinations

| DAISY-CHAIN MODE <br> CFR_D5 | TAG MODE <br> CFR_D1 | NUMBER OF SCLK CYCLES <br> PER SPI READ | TRAILING BITS |
| :---: | :---: | :---: | :--- |

SCLK skew between converters and data path delay through the converters configured in daisy-chain mode can affect the maximum frequency of SCLK. The delay can also be affected by supply voltage and loading. It may be necessary to slow down the SCLK when the devices are configured in daisy-chain mode. Typical delays are shown in Figure 50.


Figure 50. Typical Delays Through Converters Configured in Daisy-Chain Mode

## RESET FUNCTION

The ADS8331/32 can be reset with three different methods: internal POR, software reset, and external reset using the RESET pin.

The internal POR circuit is activated when power is initially applied to the converter. This internal circuit eliminates the need for commands to be sent to the converter after power-on in order to set the default mode of operation (see the Power-On Sequence Timing section for further details).

Software reset can be used to place the converter in the default mode by setting the CFR_DO bit to ' 0 ' in the Configuration register (see Table 5). This bit is automatically returned to '1' (default) after the converter is reset. This reset method is useful in systems that cannot dedicate a separate control signal to the RESET pin. In these situations, the RESET pin must be connected to VBD in order for the ADS8331/32 to operate properly.
If communication in the system becomes corrupted and a software reset cannot be issued, the RESET pin can be used to reset the device manually. In order to reset the device and return the device to default mode, this pin must held low for a minimum of 25 ns .
After the ADS8331/32 detects a reset condition, the minimum time before the device can be reconfigured by $\mathrm{FS} / \overline{\mathrm{CS}}$ going low and data clocking in on SDI is $2 \mu \mathrm{~s}$.

## APPLICATION INFORMATION

## TYPICAL CONFIGURATION EXAMPLE

Figure 51 illustrates a typical circuit configuration using the ADS8331/32.


Figure 51. Typical Circuit Configuration

## POWER-ON SEQUENCE TIMING

During power-on of the ADS8331/32, the digital interface supply voltage (VBD) should not exceed the analog supply voltage (VA). This condition is specified in the Power-Supply Requirements section of the Electrical Characteristics tables. If the analog and digital interface supplies for the converter are not generated by a single voltage source, it is recommended to power-on the analog supply and wait for it to reach its final value before the digital interface supply is activated. Furthermore, the voltages applied to the analog input pins ( $\mathrm{IN}_{\mathrm{x}}, \operatorname{ADCIN}$ ) and digital input pins (RESET, FS/CS, SCLK, SDI, and CONVST) should not exceed the voltages on VA and VBD, respectively, during the power-on sequence. This requirement prevents these input pins from powering the ADS8331/32 through the ESD protection diodes/circuitry and causing a latch-up condition (see the Electrical Characteristic tables and Figure 34 for further details).
Communication with the ADS8331/32, such as initiating a conversion with CONVST or writing to the Configuration register, should not occur for a minimum of $2 \mu \mathrm{~s}$ after the analog and digital interface supplies have finished the power-on sequence and reached the respective final values in the system. This time is required for the internal POR to activate and place the digital core of the device into the default mode of operation. This minimum delay time must also be adhered to whenever a reset condition occurs (see the Reset Function section for additional information).

## LAYOUT

For optimum performance, care should be taken with the physical layout of the ADS8331/32 circuitry. This consideration is particularly true if the reference voltage is low and/or the conversion rate is high. With a conversion clock of 12 MHz , the ADS8331/32 makes a bit decision every 83 ns . That is, for each subsequent bit decision, the capacitor array must be switched and charged, and the input to the comparator settled to a 16 -bit level, all within one conversion clock cycle.
The basic SAR architecture is sensitive to spikes on the power supply, reference, and ground connections that occur just prior to latching the comparator output. Thus, during any single conversion for an $n$-bit SAR converter, there are $n$ windows in which large external transient voltages can easily affect the conversion result. Such spikes might originate from switching power supplies, digital logic, and high-power devices, to name a few potential sources. This particular source of error can be very difficult to track down if the glitch is almost synchronous to the converter CCLK signal because the phase difference between the two changes with time and temperature, causing sporadic misoperation.
With this possibility in mind, power to the ADS8331/32 should be clean and well-bypassed. A $0.1 \mu \mathrm{~F}$ ceramic bypass capacitor should be placed as close as possible to the ADS8331/32 package. In addition, a $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ capacitor and a $5 \Omega$ or $10 \Omega$ series resistor may be used to low-pass filter a noisy supply.
The reference should be similarly bypassed with a $22 \mu \mathrm{~F}$ capacitor. Again, a series resistor and large capacitor can be used to low-pass filter the reference voltage. If the reference voltage originates from an op amp, make sure that the op amp can drive the bypass capacitor without oscillation (the series resistor can help in this case). Although the ADS8331/32 draws very little current from the reference on average, there can still be instantaneous current demands placed on the external input and reference circuitry.
The OPA365 or OPA211 from Texas Instrumets provide optimum performance for buffering the signal inputs; the OPA350 can be used to effectively buffer the reference input.
Also, keep in mind that the ADS8331/32 offers no inherent rejection of noise or voltage variation in regards to the reference input. This consideration is of particular concern when the reference input is tied to the power supply. Any noise and ripple from the supply will appear directly in the digital results. While high-frequency noise can be filtered, voltage variation resulting from the line frequency ( 50 Hz or 60 Hz ) can be difficult to remove.
The AGND pin on the ADS8331/32 should be placed on a clean ground point. In many cases, this location is the analog ground. Avoid connecting the AGND pin too close to the grounding point for a microprocessor, microcontroller, or digital signal processor. If needed, run a ground trace directly from the converter to the power-supply connection point. The ideal layout includes an analog ground plane for the converter and associated analog circuitry.

## PACKAGING INFORMATION

| Orderable Device | Status ${ }^{(1)}$ | Package Type | Package Drawing | Pins | Package Qty | Eco Plan ${ }^{(2)}$ | Lead/ Ball Finish | MSL Peak Temp ${ }^{(3)}$ | Samples <br> (Requires Login) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS8331IBRGER | ACTIVE | VQFN | RGE | 24 | 3000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR |  |
| ADS8331IBRGET | ACTIVE | VQFN | RGE | 24 | 250 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR |  |
| ADS8331IRGER | ACTIVE | VQFN | RGE | 24 | 3000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR |  |
| ADS8331IRGET | ACTIVE | VQFN | RGE | 24 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR |  |
| ADS8332IBRGER | ACTIVE | VQFN | RGE | 24 | 3000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR |  |
| ADS8332IBRGET | ACTIVE | VQFN | RGE | 24 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR |  |
| ADS8332IRGER | ACTIVE | VQFN | RGE | 24 | 3000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR |  |
| ADS8332IRGET | ACTIVE | VQFN | RGE | 24 | 250 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR |  |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above
Green (RoHS \& no Sb/Br): Tl defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release

In no event shall Tl's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.


NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Quad Flatpack, No-Leads (QFN) package configuration.
© The package thermal pad must be soldered to the board for thermal and mechanical performance.
See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
E. Falls within JEDEC MO-220

THERMAL PAD MECHANICAL DATA
RGE (S-PVQFN-N24) PLASTIC QUAD FLATPACK NO-LEAD

THERMAL INFORMATION
This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.


Bottom View
NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets
for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http: //www.ti.com>.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. Tl is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

Products

| Amplifiers | $\underline{\text { amplifier.ti.com }}$ |
| :--- | :--- |
| Data Converters | $\underline{\text { dataconverter.ti.com }}$ |
| DLP® Products | $\underline{\text { www.dlp.com }}$ |
| DSP | $\underline{\text { www.ti.com }}$ |
| Clocks and Timers | $\underline{\text { interface.ti.com }}$ |
| Interface | $\underline{\text { logic.ti.com }}$ |
| Logic | $\underline{\text { power.ti.com }}$ |
| Power Mgmt | $\underline{\text { www.ti-rfid.com }}$ |
| Microcontrollers |  |

RF/IF and ZigBee® Solutions www.ti.com/lprf

## Applications

| Audio | $\underline{\text { www.ti.com/audio }}$ |
| :--- | :--- |
| Automotive |  |
| Communications and |  |
| Telecom |  |
| Computers and |  |
| Peripherals | $\underline{\text { www.ti.com/automotive }}$ |
| Consumer Electronics | $\underline{\text { www.ti.com/computers }}$ |
| Energy | $\underline{\text { www.ti.com/consumer-apps }}$ |
| Industrial | $\underline{\text { www.ti.com/energy }}$ |
| Medical | $\underline{\text { www.ti.com/industrial }}$ |
| Security | $\underline{\text { www.ti.com/security }}$ |
|  |  |
| Defense | $\underline{\text { www.ti.com/space-avionics-defense }}$ |
| Video and Imaging | $\underline{\text { www.ti.com/wireless-apps }}$ |
| Wireless |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated


[^0]:    (1) TSSOP (PW) package available Q1, 2010.

[^1]:    Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

